

# SANYO Semiconductors DATA SHEET

An ON Semiconductor Company

# LV5747NTT — 1-channel Step-down Switching Regulator

#### Overview

The LV5747NTT is a 1-channel step-down switching regulator.

#### **Functions**

- 1 channel step-down switching regulator controller.
- Frequency decrease function at pendent.
- Load-independent soft start circuit.
- ON/OFF function.
- Built-in pulse-by-pulse OCP circuit. It is detected by using ON resistance of an external MOS.

#### **Specifications**

#### **Absolute Maximum Ratings** at Ta = 25°C

| Parameter                   |                                              | Symbol              | Conditions                      | Ratings              | Unit |  |
|-----------------------------|----------------------------------------------|---------------------|---------------------------------|----------------------|------|--|
| Su                          | oply voltage                                 | V <sub>IN</sub> max |                                 | 45                   | V    |  |
|                             | V <sub>IN</sub> , SW                         |                     |                                 | 45                   | V    |  |
| voltage                     | HDRV, CBOOT                                  |                     |                                 | 52                   | V    |  |
|                             | LDRV                                         |                     |                                 | 6.0                  | V    |  |
| ρi                          | Between CBOOT to SW<br>Between CBOOT to HDRV |                     |                                 | 6.0                  | V    |  |
| able                        | EN, ILIM                                     |                     |                                 | V <sub>IN</sub> +0.3 | V    |  |
| Allowable                   | Between V <sub>IN</sub> to ILIM              |                     |                                 | 1.0                  | V    |  |
|                             | $V_{DD}$                                     |                     |                                 | 6.0                  | V    |  |
|                             | SS, FB, COMP                                 |                     |                                 | V <sub>DD</sub> +0.3 | V    |  |
| Allowable Power dissipation |                                              | Pd max              | Mounted on a specified board. * | 0.75                 | W    |  |
| Operating temperature       |                                              | Topr                |                                 | -40 to +85           | °C   |  |
| Storage temperature         |                                              | Tstg                |                                 | -55 to +150          | °C   |  |

<sup>\*</sup> Specified board : 35mm × 32mm × 1.6mm, glass epoxy 2-layer board.

- Any and all SANYO Semiconductor Co.,Ltd. products described or contained herein are, with regard to "standard application", intended for the use as general electronics equipment (home appliances, AV equipment, communication device, office equipment, industrial equipment etc.). The products mentioned herein shall not be intended for use for any "special application" (medical equipment whose purpose is to sustain life, aerospace instrument, nuclear control device, burning appliances, transportation machine, traffic signal system, safety equipment etc.) that shall require extremely high level of reliability and can directly threaten human lives in case of failure or malfunction of the product or may cause harm to human bodies, nor shall they grant any guarantee thereof. If you should intend to use our products for applications outside the standard applications of our customer who is considering such use and/or outside the scope of our intended standard applications, please consult with us prior to the intended use. If there is no consultation or inquiry before the intended use, our customer shall be solely responsible for the use.
- Specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

#### SANYO Semiconductor Co., Ltd.

# LV5747NTT

# Recommended Operating Range at $Ta = 25^{\circ}C$

| Parameter                     | Symbol          | Conditions | Ratings   | Unit |   |
|-------------------------------|-----------------|------------|-----------|------|---|
| Supply voltage range          | V <sub>IN</sub> |            | 8.0 to 42 | V    |   |
| Error amplifier input voltage | V <sub>FB</sub> |            | 0 to 1.6  | V    | Ī |

# Electrical Characteristics at $Ta=25^{\circ}C,\ V_{\mbox{\footnotesize{IN}}}=24V$

| Parameter                                         | Symbol               | Conditions                              | Ratings               |          |          | Unit          |
|---------------------------------------------------|----------------------|-----------------------------------------|-----------------------|----------|----------|---------------|
|                                                   | Cymbol               | Conditions                              | min                   | typ      | max      | Unit          |
| Reference voltage block                           |                      |                                         |                       |          | ,        |               |
| Internal reference voltage                        | Vref                 | Including offset of E/A                 | 0.698                 | 0.708    | 0.718    | V             |
| 5V power supply                                   | $V_{DD}$             | I <sub>OUT</sub> = 0 to 5mA             | 4.7                   | 5.2      | 5.7      | V             |
| Triangular waveform oscillator bloc               | k                    |                                         |                       |          |          |               |
| Oscillation frequency                             | Fosc                 |                                         | 260                   | 300      | 340      | kHz           |
| Frequency variation                               | Fosc DV              | V <sub>IN</sub> = 8 to 42V              |                       | 1        |          | %             |
| Oscillation frequency fold back detection voltage | V <sub>OSC</sub> FB  | FB voltage detection after SS ends      |                       | 0.5      |          | V             |
| Oscillation frequency after fold back             | Fosc FB              | V <sub>FB</sub> = 0V                    | 25                    | 45       | 60       | kHz           |
| ON/OFF circuit block                              | •                    |                                         |                       | •        | •        |               |
| IC start-up EN voltage                            | V <sub>EN</sub> on   | V <sub>IN</sub> = 8 to 42V              |                       | 3.4      | 4.3      | V             |
| IC off EN voltage                                 | V <sub>EN</sub> off  |                                         | 1.1                   | 1.3      |          | V             |
| Soft start circuit block                          |                      |                                         | I                     | <u> </u> |          |               |
| Soft start source current                         | I <sub>SS</sub> SC   | EN > 4.3V                               | 4                     | 5        | 6        | μА            |
| Soft start sink current                           | I <sub>SS</sub> SK   | EN < 1V, V <sub>DD</sub> = 5V           |                       | 2        |          | mA            |
| Soft start end voltage                            | V <sub>SS</sub> END  | , 50 -                                  | 0.9                   | 1.1      | 1.3      | V             |
| UVLO circuit block                                | - 33                 | I                                       | 5.5                   |          |          |               |
| UVLO lock release voltage                         | V <sub>UVLO</sub>    |                                         | 7.0                   | 7.4      | 7.8      | V             |
| UVLO hysteresis                                   |                      |                                         | 7.0                   | 0.6      | 7.0      |               |
| Error amplifier                                   | V <sub>UVLO</sub> H  |                                         |                       | 0.0      |          | v             |
| •                                                 | T ,                  |                                         |                       |          | 400      | ^             |
| Input bias current                                | I <sub>EA</sub> IN   |                                         | 4000                  | 4400     | 100      | nA            |
| Error amplifier gain                              | G <sub>EA</sub>      |                                         | 1000                  | 1400     | 1800     | μ <b>Α</b> /\ |
| Common mode input range                           | V <sub>EA</sub> R    | V <sub>IN</sub> = 8 to 42V              | 0.0                   |          | 1.6      | V             |
| Sink output current                               | IEA OSK              | FB = 1.0V                               |                       | -100     |          | μА            |
| Source output current                             | IEA OSC              | FB = 0V                                 |                       | 100      |          | μА            |
| Current detection amplifier gain                  | GISNS                |                                         |                       | 1.3      |          |               |
| over current limiter circuit block                |                      |                                         |                       |          | 1        |               |
| Reference current                                 | ILIM                 |                                         | -10%                  | 20       | +10%     | μА            |
| Over current detection comparator                 | V <sub>LIM</sub> OFS |                                         | -5                    |          | +5       | mV            |
| offset voltage                                    |                      |                                         | )/ 0.45               |          |          |               |
| Over current detection comparator                 |                      |                                         | V <sub>IN</sub> -0.45 |          | $V_{IN}$ | V             |
| common mode input range  PWM comparator           |                      |                                         |                       |          |          |               |
| Input threshold voltage                           | Vt max               | Duty cycle = DMAX, SW = V <sub>IN</sub> | 1.0                   | 1.1      | 1.2      | V             |
| input till control voltage                        | Vt0                  | Duty cycle = 0%, SW = V <sub>IN</sub>   | 0.4                   | 0.5      | 0.6      |               |
| Maximum ON duty                                   | DMAX                 | Eaty cycle C78, CVV VIIV                | 92                    | 0.0      | 0.0      | %             |
| Output block                                      | Divis or             | I                                       | 02                    |          |          | /0            |
| Output stage ON resistance                        | Poviii               | 1                                       |                       | 5        |          | Ω             |
| (the upper side)                                  | RONH                 |                                         |                       | 3        |          | 5.2           |
| Output stage ON resistance                        | R <sub>ONL</sub>     |                                         |                       | 5        |          | Ω             |
| (the under side)                                  | J.1.E                |                                         |                       |          |          |               |
| Output stage ON current                           | IONH                 |                                         | 240                   |          |          | mA            |
| (the upper side)                                  |                      |                                         |                       |          |          |               |
| Output stage ON current                           | IONL                 |                                         | 240                   |          |          | mA            |
| (the under side)                                  |                      |                                         |                       |          |          |               |
| The whole device Standby current                  | Ι.                   | EN < 1V                                 | 1                     | ı        |          |               |
|                                                   | <sup>I</sup> CCS     | I ⊨N < 1V                               | 1                     |          | 60       | μΑ            |

## LV5747NTT

# **Package Dimensions**

unit: mm (typ)

3375





# **Pin Assignment**



## **Block Diagram**



#### **Pin Function**

| Pin No. | Pin name | Description                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | FB       | Error amplifier reverse input pin. By operating the converter, the voltage of this pin becomes 0.708V.  The voltage in which the output voltage is divided by an external resistance is applied to this pin. Moreover, when this pin voltage becomes 0.5V or less after a soft start ends, the frequency fold back function operations, and the oscillating frequency is falling with the FB voltage.                |
| 2       | COMP     | Error amplifier output pin. Connect a phase compensation circuit between this pin and FB.                                                                                                                                                                                                                                                                                                                            |
| 3       | EN       | ON/OFF pin.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 4       | SW       | Pin to connect with switching node. The source of NchMOSFET connects to this pin.                                                                                                                                                                                                                                                                                                                                    |
| 5       | CBOOT    | Bootstrap capacity connection pin. This pin becomes a GATE drive power supply of an external NchMOSFET.  Connect a bypath capacitor between CBOOT and SW.                                                                                                                                                                                                                                                            |
| 6       | HDRV     | An external the upper MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                         |
| 7       | LDRV     | An external the lower MOSFET gate drive pin.                                                                                                                                                                                                                                                                                                                                                                         |
| 8       | $V_{DD}$ | Power supply pin for an external the lower MOS-FET gate drive.                                                                                                                                                                                                                                                                                                                                                       |
| 9       | GND      | Ground pin. Each reference voltage is based on the voltage of the ground pin.                                                                                                                                                                                                                                                                                                                                        |
| 10      | VIN      | Power supply pin. This pin is monitored by UVLO function. When the voltage of this pin becomes 7.8V or more by UVLO function, The IC starts and the soft start function operates.                                                                                                                                                                                                                                    |
| 11      | ILIM     | Reference current pin for current detection. The sink current of about 20µA flows to this pin.  When a resistance is connected between this pin and V <sub>IN</sub> outside and the voltage applied to the SW pin is lower than the voltage of the terminal side of the resistance, the upper NchMOSFET is off by operating the current limiter comparator.  This operation is reset with respect to each PWM pulse. |
| 12      | SS       | Pin to connect a capacitor for soft start. A capacitor for soft start is charged by using the voltage of about 5µA.  This pin ends the soft start period by using the voltage of about 1.1V and the frequency fold back function becomes active.                                                                                                                                                                     |

#### **Sample Application Circuit**



- SANYO Semiconductor Co.,Ltd. assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO Semiconductor Co.,Ltd. products described or contained herein.
- SANYO Semiconductor Co.,Ltd. strives to supply high-quality high-reliability products, however, any and all semiconductor products fail or malfunction with some probability. It is possible that these probabilistic failures or malfunction could give rise to accidents or events that could endanger human lives, trouble that could give rise to smoke or fire, or accidents that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
- In the event that any or all SANYO Semiconductor Co.,Ltd. products described or contained herein are controlled under any of applicable local export control laws and regulations, such products may require the export license from the authorities concerned in accordance with the above law.
- No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written consent of SANYO Semiconductor Co.,Ltd.
- Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor Co.,Ltd. product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production.
- Upon using the technical information or products described herein, neither warranty nor license shall be granted with regard to intellectual property rights or any other rights of SANYO Semiconductor Co.,Ltd. or any third party. SANYO Semiconductor Co.,Ltd. shall not be liable for any claim or suits with regard to a third party's intellectual property rights which has resulted from the use of the technical information and products mentioned

This catalog provides information as of June, 2010. Specifications and information herein are subject to change without notice.